

#### **Linux\* Virtual Memory Management**

**Intel® China Software Center** 



#### | Physical Memory | nte|® | nte|® | nte|®

- Linux\* divide physical memory in to the data structure of node.
   Each node represent a bank of memory attached to a NUMA(Non Uniform Memory Access) machine. On SMP(Symmetric Multi Processor) and UP(Single CPU) system, there is only 1 node.
- Each node is divided into zones, There are currently 4 zones in Linux\*, ZONE\_DMA, ZONE\_DMA32, ZONE\_NORMAL, ZONE\_HIGHMEM.
- Intel® In





#### | Physical Memory | nte|® | nte|® | nte|®

- Zone may contains holes, there is no assumption that physical memory in a zone is continuous.
- Linux\* kernel will setup node and zone structure at the time of booting according to the information passed from BIOS. On i386, memory range information is usually stored in E820 table and EFI
- Interes Intel® Intel® Intel® Intel®
- Intel® Intel® Intel® Intel® Intel®





### | Page structure | Intel® | Intel® | Intel®

- Linux\* assume memory is based on unit of page
  Each physical page of memory is described with a PFN (Page Frame Number).

  There is a structure page represent each physical page
- Page structure is the basic unit that kernel handle with memory allocation and operation.
  - Page structure itself is saved in a per node structure mem\_map
    Kernel will initialize all the page structure at boot time.
- Intel® Intel® Intel® Intel® Intel®
- Intel® Intel® Intel® Intel® Intel®

- Pages are often organized in list Intel® Intel® Intel®











- Virtual memory is a concept that each process can has his own linear memory space.
  - There are hardware unit which can translate virtual address into physical address called MMU (memory management unit). The basic structure of MMU is page table.

    - Each process may have it's own virtual memory space.
      In Linux\*, kernel and user space are in the unified virtual memory space.
  - On i386 platform, virtual memory space is divide into 2 regions, 0-3G for user space, 3G-4G for kernel space
  - User space program can allocate virtual memory spaces via system calls mmap munmap and brk.
- Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®





- Kernel can provide more virtual memory space than physical memory by a method called demand paging.
  - On i386, Kernel can use more physical than 4G although 1 process's VM
  - There is a mm structure in task structure to represent a tasks virtual memory space status. Different threads within a process share 1 mm structure, kernel thread set the mm structure to NULL.
    There is a red-black tree of vm\_struct vma list in mm structure, those

  - vma are also organized into a sorted list.

    vm\_strcuture has different flags, kernel use this flag to support protection control of virtual memory.
- Intel® Intel®





#### • typical virtual memory mapping of a on I386 Intel® Page table mapped 4G-128M | Intel® Intel® kernel area **Identity mapping 3G** Intel® Intel® Intel® user space stack mmaped space Vmas are organized into Inte Intel® red-black tree and linked list mmaped space ntel® Inte Intel® Intel® .text and other static block of elf file Intel® Intel® Intel® mmaped .so files Intel® Intel® Intel®





### Intel® Intel® Intel® Intel® Intel®

- Vma structure is mainly used in userspace for define a processes virtual address ranges.
- define the access right of arrange of addresses.







- Page tables is the primary structure that kernel used to map virtual address to physical address
  - Page tables is a multi-way multi-level tree structure.
- Different architecture may support different level of page tables.
  Kernel has generic code and macro to support 4 level page table, page table may be collapsed by macro define.
- Every mm structure has a pointer pgd pointed to base level entry of page tables. On i386, this pgd is corresponding to CR3 register.
  - IA32 use 2 levels page table and 3 leves page table
- Intel® Intel®





#### rsummary te | nte | nte | nte | nte | e Concept of physical memory Concept of virtual memory Page structure Intel® Intel® Intel® Intel® Reference code mm/mmap.c, mm/page\_alloc.c, mm/bootmem.c arch/i386/mm/mmap.c, Intel® Intel®











#### T386 2-LEVEL page table | nte | nte | 8 \_ 10bit 12bit Intel® **PGD** Offset **PMD** Inte Intel® page 1024 Inte Intel® entry 1024 Inte Intel® Intel® Intel® Intel® CR3 Intel®











#### | Virtual Memory Intel® Intel® Intel®

- TLB (Translation Look Aside buffer)

  TLB is a kind of associative cache which is used to translated virtual
  - address to physical address.

    On I386, if hardware can't find a TLB entry , it will automatically issue a search on page table. If page table entry is found, it will insert a TLB entry, otherwise hardware will inject a page fault where OS can handle.
    - There are 2 ways to flush TLB, write to CR3 or with invlpg.
  - Some pages are mapped globally that do not need to flush at the time of R task switch.
  - I386 need a TLB flush at the time of task switch, and at the time of unmap a region of virtual address.
    - on SMP system, tlb flush need to be broadcasted to each CPU.
- Intel® Intel® Intel® Intel® Intel®
- Intel® Intel® Intel® Intel® Intel®

























• Kernel mapping of physical memory

Kernel will setup direct mapping from virtual to physical address in

ZONE\_NORMAL.

The identity mapping virtual address is used inside kernel code.

By this way, virtual to physical address translation calculation is simple.

#define \_\_va(x) ((void \*)((unsigned long)x + PAGE\_OFFSET)

#define \_\_pa(x) ((unsigned long)x - PAGE\_OFFSET)

Intel® Intel® Intel® Intel® Intel®

Intel® Intel® Intel® Intel® Intel®

Intel® Intel® Intel® Intel® Intel®





#### Invested Intel® Intel® Intel®

- Kernel can also map non- contiguous physical pages into contiguous virtual pages address via vmalloc interface.
  - Vmalloc virtual address is like user space virtual address vmalloc pages are on demand.
     different process will share same pages of vmalloc
    - different process will share same pages of vmalloc
      but they will have different page directory for 1 page
  - Vmalloc address is defined above VMALLOC\_START and limited by VMALLOC\_END
  - vmalloced address can't be used for DMA
- When there is no current mm, vmalloc may find and allocate page table entry in init\_mm.
- For a vmlloced space, different processes may have different higher level page table entry but share the last level pte entry.
- Intel® Intel® Intel® Intel® Intel®





### | Himem support Intel® Intel® Intel®

- High memory support ®
  On 32bit platform like IA32, virtual address is limited. There is only
- 896M address can be directly mapped.

  Linux\* defined interface to access to memory that can't be directly
- accessed via identity mapped segments.

  There are some primary interfaces.
- kmap(page) /\*map page frame into virtual space \*/
  kunmap(page) /\*unmap page frame from virtual space \*/
- Intel® Intel®





#### Paging init and clean up Intel® Intel®

- on a fork, child process will clone mm structure from his parent.
- every mm structure is cloned from init\_mm

  on kernel startup, kernel will add each level pagetable entry for identity mapping to init\_mm.

  on a process exit, kernel will reclaim page tables and flush tlb
- Intel® In





#### |rsummaryte|® |nte|® |nte|® |nte|® Paging concept and implement.Page fault handling Intel® Intel® Reference code mm/memory.c arch/i386/mm/fault.c Intel® Intel®





### Intel® Intel® Intel® Intel® Intel®

| Detailed macros and types fo handle and access page tables |                                    |   |                                     |        |  |  |  |  |
|------------------------------------------------------------|------------------------------------|---|-------------------------------------|--------|--|--|--|--|
| 1116                                                       | typedef pgd_t                      |   | /* global-directory entry */        | IIILOI |  |  |  |  |
| nt                                                         | typedef pmd_t                      | r | /* L2-directory entry */            | Intel® |  |  |  |  |
|                                                            | typedef pte_t                      |   | /* page table entry */              |        |  |  |  |  |
| nt                                                         | pgd_t *pgd_offset(mm, addr)        | r | /* get pgd entry for addr */        | Intel® |  |  |  |  |
|                                                            | pgd_t *pgd_k_offset(addr)          |   | /* get kernel pgd entry for addr */ |        |  |  |  |  |
| Int                                                        | pmd_t*pmd_offset(pgd_entry, addr)  | r | /* get pmd entry for addr */        | Intel® |  |  |  |  |
|                                                            | pte_t *pte_offset(pmd_entry, addr) |   | /* get pte entry for addr */        |        |  |  |  |  |
| Int                                                        | el® Intel®                         | r | itel® Intel®                        | Intel® |  |  |  |  |
|                                                            | int pgd_none(pgd_entry)            |   | /* check if pgd_entry is mapped */  |        |  |  |  |  |
| nt                                                         | al® Intal®                         |   | tol® Intol®                         | Intal® |  |  |  |  |
| 1114                                                       | int pgd_present(pgd_entry)         |   | /* check if pgd_entry is present */ |        |  |  |  |  |
| nt                                                         | int pgd_bad(pgd_entry)             |   | /* check if pgd_entry is valid */   | Intol® |  |  |  |  |





| raei® Intel®                                      | Intel® Intel®                                                         | <sup>®</sup> Intel <sup>®</sup> |
|---------------------------------------------------|-----------------------------------------------------------------------|---------------------------------|
| int pmd_none(pmd_entry)                           | /* check if pmd_entry is mapped */                                    | ntel®                           |
| int pmd_present(pmd_entry) int pmd_bad(pmd_entry) | /* check if pmd_entry is present */ /* check if pmd_entry is valid */ | <sup>®</sup> Intel®             |
| int pte_none(pte) int pte_present(pte)            | /* check if pte is mapped */ /* check if pte is present */            | Intel®                          |
| 1                                                 |                                                                       |                                 |

Intel® In





#### Intel® Intel® Page table code sample Sample code of access a processes page table Intel® Intel® void print\_physical\_address(struct mm\_struct \*mm, unsigned long addr) Intel® Intel® Intel® $pud_t * pud = pud_offset(pgd, addr);$ Intel® Intel® = pte\_offset(pmd, addr); pa(page\_address(pte\_page(\*pte))); $printk("va %x%lx -> pa %x%lx\n", va,$ Intel® Intel® Intel® Intel® Intel® Intel® printk("no mapping found for address $0x\%lx\n$ ", addr); Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®





- Kernel and user space data copy

  Sometimes data need to be copied from kernel space to user space or vise visa.
- Use memcpy is a bad idea. Intel® Intel® Intel®

#### That is because

- The copy code is run on ring 0 in kernel mode, simple memory copy may corrupt or leak important data.
  - On some implement, user and kernel has different memory space.
- Linux\* provide interface to access and transfer data between kernel and user space.
- In in asm/access.h.te ® Inte ® Inte ® Inte ® Inte ®
- Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®





| Virtual   | Memory                                  | Intel®                 | Intel®                  | Intel® |
|-----------|-----------------------------------------|------------------------|-------------------------|--------|
| User acce | ss helpers                              | Intel®                 | Intel®                  | Intel® |
| - 1 - (R) | k(type, addr,size)                      | Check if               | a user space pointer is | ok     |
| put_user( | (x, ptr)                                | Write a v              | alue into user space    | intel  |
| get_user( | (R)                                     | (R)                    | value from user space   | Intol® |
|           | long copy_to_user(vo<br>signed long n)  | oid *to, void copy n b | ytes to user space      | mei    |
| unsigned  | long copy_from_user(n, unsigned long n) | (void *to, copy n b    | ytes from user space    | Intel® |
| Intel®    | Intel®                                  | Intel®                 | Intel®                  | Intel® |
| Intel®    | Intel®                                  | Intel®                 | Intel®                  | Intel® |
| Intel®    | Intel®                                  | Intel®                 | Intel®                  | Intel® |





- Exception tables

  When a page fault happens and kernel can't find mapping for it.
- Kernel will sent SIGSEGV or do exception handling according to privilege
- Kernel and modules has their own exception table.

  exception table is a sorted table of 2 element structure.
  - struct exception\_table\_entry {
- unsigned long insn, fixup. Tell Intell® Intell®
- kernel will collect exception table entries at compile time then sort them at startup or module load time.
- Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®





### e.g in \_\_do\_clear\_user in arch/i386/lib/getuser.S Integet@user\_1:ntel® Intel® Intel® Intel® 1: movzb1 (%eax), edx xorl %eax,%eax A fault may happen here if eax pointed here if eax pointed to a bad address Intel® bad\_get\_user:

xorl %edx, %edx
....
.section \_ex\_table, "a"
.long 1b, bad\_get\_user

Intel® Intel®

iret to fixup from fault handler

A fault may happen here if eax pointed to a bad address

If the late of the late











### |rVirtual Memory Intel® Intel® Intel®

Linux\*'s basic page allocator algorithm, Buddy System

zone -> free\_area

Order 0 free



Intel® Intel®





#### |rBuddy system | nte|® |nte|® |nte|®

- Allocate from buddy system
  if it is order 0 page try to get page from the per-cpu pcp list.
- if the pcp list empty, kernel will try to grab some pages from per zone free\_area list in bulk and put them to per-cpu pcp list.
  - if it is order > 0 page, kernel will direct grab pages from per zone free\_area.
- if kernel is failed to allocate pages, it will try to do vm balancing if the allocation has the FLAG \_GFP\_WAIT then retry the allocation.
- Free to buddy system

  if it is an order 0 page, kernel will put page to percpu pcp list, if pcp list is full enough,
- is full enough,

  if it is a order > 0 page, kernel will direct put the page back to zone free\_area list
  - kernel will also try to merge free\_area list to higher order list.
- Intel® Intel® Intel® Intel® Intel®





### Irsual Intel® Intel® Intel® Intel®

- The idea is kernel is always allocating and freeing some fixed small size of memory blocks, it is better to optimize those cases.
- Slab is better than direct allocate from page allocator in

  1. Slab is lightweight in most hot path.
- 2. Slab is cache friendly
  3. Slab is lock friendly
- Intel® In





# Irsuab Intel® Intel® Intel® Intel® SLAB CPU<sub>2</sub> CPU<sub>3</sub> CPU<sub>0</sub> CPU<sub>1</sub> **Shared Layer** (magazine layer)





Irsuab Intel® Intel® Intel® Intel® • Slab allocator slab colour and alignment Intel® Intel® Kmalloc and Kfree are simple wrapper to slab Intel® Intel®





|rFile mapping |® | Inte|® | Inte|® | Inte|®

- each opened file pointer has a pointer pointed to an address space. This address space belongs to the inode of the file. There is a page cache organized with radix tree.
  - radix tree is a data structure that can easily insert, delete or find a page via an index. Here the index is the file pointer offset >> PAGE\_CACHE\_OFFSET.

    When a page is begin write to a file, if the file is not opened with
- O\_DIRECT flag, kernel will first lookup the page in mapping->page\_trees, if hit, modify the hit page in page\_cache mark the page as dirty, otherwise add an entry to the page\_cache.
- When a page is being read from a file, if the file is not opened with O\_DIRECT flag. kernel will first try to find the page in page cache, if it fails, kernel will issue real I/O read then add the new read page to page\_cache. page\_cache.
- Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®





## Irfile mapping | Intel® Intel® Intel®

• File mapping

1 page may belongs to many address spaces, this information is in page->mapping.







- VM balancing
   There a 2 kind of shrink when system is run out of memory.
- the first is shrink\_slab which will go through the slabs shrinker list. Each of the shrinker will try to free all the slab memory he owns. Usually those are caches, like dentry cache and inode cache.
  - the second is shrink zone

  - each zone has 2 list active list and inactive list, the 2 lists are organized with LRU manner.
  - Any fresh allocated pages either via demand paging or COW will be added to the active list.
  - shrink zone will first scan a certain amount of those pages are not mapped by any processes, drop them to inactive list.
  - then scan the inactive list, put some of them to swap to back to activelist.
  - swapper will write back those pages which as dirty flag to swap devices.
- Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel® Intel®

















#### |rsummaryte|® |nte|® |nte|® |nte|® Kernel/user space memory copy.Memory allocators Intel® Intel® Page cache and file mapping Intel® Intel® Share memory te en inte Reference code lib/extable.c arch/i386/mm/fault.c, mm/vmscan.c, mm/slab.c mm/page\_alloc.c, mm/filemap.c Intel® Intel®





Intel® Intel®

Intel® Intel®

